In Down - nother than opp.

Ostate Mailine >

pharking (finite operator) in compaîler.

AXB + BX

quitiple

S - Set of states -> history & ilps - Alvat one relaxant product set of states of states -> history & ilps - Alvat one relaxant product set of sea & - Sention that maps.  $1 \times 10^{-10} \times 1$ 

 $\omega$  - function that map  $\Sigma \times S \rightarrow \Gamma / \frac{3 \rightarrow \Gamma}{Mely}$ Mely \*

Moore

Longuage.

BNF-Backen Naur Form.

gren -> global regentation.

} Sulna :== fixetname, middle rane }

Shift Reduce Parking

tokens are shifted in

Rule match 37 Schratic match

Childeati Child late an apple LALR(1) 5 Look ahead

Reducer Shiff preduce constict I content free grammas
reduced reduce constict I Someters

· Abetrait Syntone tree

Charlesit - sound or letter.

Bisol - cossection volu. RS (544, 514)

Boule GMFU

Balou Fields.

Set > Group > Ring > Tield + Polyromed 2 Voctor Space with, Within

5

07-12-2024

Software for automating darks. Las error chark

Alian + a set with operation wholes.

Language

- · Olymboli, not-Symboli (empty space)
- · Strongs, worth meaning full ctrong
- · Lexecon set of meansful word
- · Words Senterce
- · Stonga
- · Grammer sel of sule in a long
- · Token read till space
- · pharsing extracting meaning from it.

pharsing - extracting mulitary of the pharsing - extracting malyser.

Lookey engine + Symbol table (CAM-Content adderable memory)

Syntatic analyser - shelve with perdefined rules.

> Serratic smalyzer > electe for valid concern

5 AST + planer alone in <

Bad gomman

-> prodriguity in gommer.

3

Program

> yacca

Took ahead 1 plance

ATGT - lex

Language. C+ oscembly Compiler from are to other Lish + Brown Jan. runabatom grammi constitute Combinational district assigh Y=(a=b)1C; if (q==0) ac- 5; if (x==1) at 6; priority encoce - compare with all lent priory 4 (x==2) a67; before match, aca; comportate eace Cn) => Infor posable muse (regular) endicace Sequential circut slways @ Choseolge elk)

syne/orgne recet FPGA's

begin evel everywhere

polit evele.

// somments -> why? part to explain -> don't somment the aperation.

function, tack

loop = for, generale

relled injered, ineater a layer of abstraction

close ×

ECO > Engineeries drange sooler (change made to silven due after implementation dane)
suring space gate, when

-> Final medict weally single but intered of bres [n=:0]

Gration State

25-12-2024
State machine building from Ease, Sf, always Ofrosedge clk)

= the fill

State machine building from Ease, Sf, always Ofrosedge clk)

= some

3 - some

3 - different

always O(\*)

always of alway

Elisterence in style 2 1 style 3 => earnot be such that it should be made not violate the protocol timing strangeram to be met in both week.

Style 2

1- infer latch ?

miematch synth simulation, micmatch.

differt times.

2- can mice, harder to slebug.

3. Of should be RE&ESTERED

>> directly adding Flow prolates protocol

>> Of should be present in prev state

30 that of swalable at 'flop' that

makes I clk delay.

Style 3
1. Output from block flop

\*\* => Jaming path met

tsh, th

=> Registering input = 0/p

UVM-> Remalility, add layer of abstraction from hardware.

## Aardware is Abstware

Consuracing

- single diread, cannot simulate

posabletism without considerable complications.

- not just linearly dependent, circular dependency.

event queue g sencitarity 2 list 2 Levent queue

considerable in simulate hardware

that condition in the simulate hardware

part for construct from construct (b, c), Q(+)

ausgr a = b & c

get triggered only when sharge in senethirty list

to wait for the other change to occur that injust depends on son

Barrye arigh 4 = a 11 b 11=> 1/2, b 8 Hs charge earn occur in other assign to

be holded tall it clear to go

be holded tall it clear to sendation at need

time to point (delay given to cinubstor, to benow when to sendation at need

the time to exist time.

Time (ns)

arish scheduled.

a count queue

Event quere Simulation 8 witance . seg

when sendicity a posedze & value has pegadze & (11) sharrzes

to- to to+  $t_{o} - t_{o} = 0$   $t_{o} = t_{o} = 0$ 

depends on sensitify @ papegolge. - 7 elle

chen it happen

 $\Rightarrow$  d previou verlue will be sempled. if alk has no effect Conolependent) to+ is sampled - terilog construct

mattered convertion jame van never see di effect

-> # delay events that are independent, of elk create ambiquity \*\* it verilog let bench -> @ posedge elk => elean that confucion and create proper sampled > clears synth- sim mienestel eartha In real world betwy thold, totog. — Sk, the signal new vakes will between thom.

She in simulation if the change in an effect of it b. in taken

sacrahuality = effect

Resolution time - to settle to benown state

To when violated, when of will be sevolved in unknown whather revolvable (of) not in not sure.

gradutartisms oscitlation.

gradutartisms i' rot'o'

son be unknown i' rot'o'

to

20teg => will be rushed

> parallel metavable

2/3

>> reducting to

Resolve metarality

-> Error handeling -> & neporting.

-> logic to eatch multiple error. -> ming other branch in AST -> Error recovery. -> (Not always possible)

=> comment, indentation,

- byelt based combator. - Jacker; douret concider, 8 statu

Arbitation, Priority Encodes, Dala with converion ... 9 topice.

harder with him That are not neutiple.

MXN

prso -> + SIPO -> + frant releut. -> MaN are varial

JESD 204B Smylementation.

Arlitration

-> hielory (time)

- whe, network ewith scheduler

Le scalled up verion of multiple resources, some participants.

- medered braffic, priority, data size, seq. time vosc(QoS)

Round Robin, Least secently used, Least frequently used

Priority, Round Robin, Least secently used, Least frequently used

Priority smooth

React secently used, Least frequently used

Priority amount

Ramolom -> Non-determinitie

All have romanality => rounter, measure age.

-> search & sort => traverse the list, select that match priority enecder. moving. addre.

Rewriton in horolwere -> possible byt with fixed depth.

to have 100% utilization | artitation | 100% under | 100% utilization | 100% under | 100% utilization | 100% under | 100% utilization | 100% utili



priority encodes - tree of slection delay problem

- programable priority encoder

-> eomponds complex

s to implement Round Robin

- Priority encoder in hardware - CAM (Content addresable memory)

Content addresable memory

- with multiple matcher (pick one according to logic)

Elaucal griority encoder an

Programable priority encocler n(o(n))

-> eur-optimized -> n Nort provity encoder. with enable lines.

un urnowing the

loop.

Sum: 0] ]

Remaion  $S_0$ ,  $S_0$ ,

arisum (arr, N)

if (N <= 0)
return o
elle
arr-sum Carr, N-1)

Tower of honoi or recursive solution easy, iteration tree not possible.

Tollrate to huna, remer indure





requestor, output (V), valid

9:0

V=1 when r=1



2 sutputs.

2 i/p priority emoder.



Vq 'Vo | 9 V

2 ordputs

| -   | ,   |
|-----|-----|
| - 7 | A   |
| 1   | 5   |
| ,   | Low |
| 1   |     |
|     | 1   |

Wed as Building blocks to make priority emoder



## This change is to $n(\alpha w) \Longrightarrow O(\log_2(N))$

in programable provitiz emoder conflict own when parliam Similar couffiet in CAM 2 matches.

=> Implementation of linary tree maker 0 1 25%. 50%. En flour ineleval

(+) Fandom shuffer in i/p & o/p maker it fair. (Projability